# Report of Lab 2.1

# **Lalit Meena, 2019CS 50439**

For this Lab 2 we are building microarchitecture for subset of arm instructions.

For this aim we are first building basic modules such as ALU, Register File 16x32, Program Memory and Data Memory 64x32. They are tested thoroughly with separate testbench files.

I have made 4 module design files, 4 testbench file for each module and two helping files.

# **Zip folder name - L2.1\_2019CS50439**

# Submission folder, L2.1\_2019CS50439 contains-

- 1. alu.vhd alu module design file
- 2. data\_mem.vhd data memory 64x32 module design file
- **3.** prog\_mem.vhd program memory 64x32 module design file
- 4. **rfile.vhd** design file for module register file 16x32

package.vhd -package to declare some types-words,bytes,etc

**run.do**- edaplayground file to help in syntheses of modules to give useful info about resources

# 4 testbench files-

testbench alu.vhd – testbench file for alu module

testbench\_dm.vhd - testbench file for data memory 64x32 module

**testbench\_pm.vhd** — testbench file for program memory 64x32 module

testbench rf.vhd - testbench file for module register file 16x32

**Report of Lab 2.1-**lab 2 stage 1 description and test cases(also screenshots)

More details are in next pages of each module-

# 1. <u>alu.vhd</u> – alu module design file

#### explanation-

alu module is combinational circuit that takes two operands, does one of the 16 operations and produces a result. Operands and results are 32-bit std\_logic\_vectors. there is also a carry input and a carry output. operation to be done is specified by another input that modelled as a 4-bit std\_logic\_vector.

For **implementation** used simple case statement and then for arithmetic instructions ,used full adder to perform computation as shown below.

| to perform computation as snown below. |       |             |                   |  |  |  |  |  |  |
|----------------------------------------|-------|-------------|-------------------|--|--|--|--|--|--|
| ALU operations for DP instructions     |       |             |                   |  |  |  |  |  |  |
| ,                                      | o op. | 71 0110110  |                   |  |  |  |  |  |  |
|                                        | Instr | ins [24-21] | Operation         |  |  |  |  |  |  |
|                                        | and   | 0 0 0 0     | Op1 AND Op2       |  |  |  |  |  |  |
|                                        | eor   | 0 0 0 1     | Op1 EOR Op2       |  |  |  |  |  |  |
|                                        | sub   | 0 0 1 0     | Op1 + NOT Op2 + 1 |  |  |  |  |  |  |
|                                        | rsb   | 0 0 1 1     | NOT Op1 + Op2 + 1 |  |  |  |  |  |  |
|                                        | add   | 0 1 0 0     | Op1 + Op2         |  |  |  |  |  |  |
|                                        | adc   | 0 1 0 1     | Op1 + Op2 + C     |  |  |  |  |  |  |
|                                        | sbc   | 0 1 1 0     | Op1 + NOT Op2 + C |  |  |  |  |  |  |
|                                        | rsc   | 0 1 1 1     | NOT Op1 + Op2 + C |  |  |  |  |  |  |
|                                        | tst   | 1 0 0 0     | Op1 AND Op2       |  |  |  |  |  |  |
|                                        | teq   | 1 0 0 1     | Op1 EOR Op2       |  |  |  |  |  |  |
|                                        | cmp   | 1 0 1 0     | Op1 + NOT Op2 + 1 |  |  |  |  |  |  |
|                                        | cmn   | 1 0 1 1     | Op1 + Op2         |  |  |  |  |  |  |
|                                        | orr   | 1 1 0 0     | Op1 OR Op2        |  |  |  |  |  |  |
|                                        | mov   | 1 1 0 1     | Op2               |  |  |  |  |  |  |
|                                        | bic   | 1 1 1 0     | Op1 AND NOT Op2   |  |  |  |  |  |  |
|                                        | mvn   | 1 1 1 1     | NOT Op2           |  |  |  |  |  |  |

#### diagram-



#### entity and ports info-

```
entity
entity alu_comb is
port(
   a: in word;
   b: in word;
   opc:in optype;
   cin:in std_logic;
   r: out word;
   cout:out std_logic);
end entity;
```

#### synthesized resources-

```
# Info: **********************************
 Info: Device Utilization for 7A100TCSG324
# Info: *******************************
# Info: Resource
                                          Used
                                                  Avail
                                                          Utilization
# Info: -----
# Info: IOs
# Info: Global Buffers
                                          102
                                                  210
                                                           48.57%
                                                            0.00%
                                          0
                                                  32
# Info: LUTs
                                          99
                                                  63400
# Info: CLB Slices
# Info: Dffs or Latches
                                          24
                                                            0.15%
                                                  15850
                                          1
                                                  126800
                                                            0.00%
# Info: Block RAMs
                                                  135
                                          0
                                                            0.00%
                                          0
                                                  240
                                                            0.00%
# Info: DSP48E1s
# Info: -----
# Info: *******************************
# Info: Library: work Cell: alu_comb
                                          View: alu_behv
# Info: ***********************************
        Number of ports : Number of nets :
                                                    102
 Info:
# Info:
                                                    339
        Number of instances:
# Info:
                                                    270
# Info:
        Number of references to this view:
                                                      0
# Info: Total accumulated area:
# Info:
        Number of Dffs or Latches :
        Number of LUTs :
                                                     99
# Info:
# Info: Number of Primitive LUTs :
# Info: Number of LUTs with LUTNM/HLUTNM :
# Info: Number of MUX CARRYS :
                                                    101
                                                     32
        Number of accumulated instances:
# Info:
                                                    270
# Info: ****************
```

# simulated with help of testbench\_alu.vhd-

as combinational circuit so clear timings .

to show various testcases varying opc with time and ,kept a=1,cin=1 and b=2 as same throughout therefore for eg opc-5(adc ) result is 6.



## **2.** prog\_mem.vhd – program memory 64x32 module design file

#### explanation-

it is program memory module with one read port. It contains an array of 64 std\_logic\_vectors of 32-bits .lts memory initialized with for loop counting.

Combinational so Read to DATAOUT when read=1 else impedence.

#### diagram-



#### synthesized resources-

```
# Info: *********************
# Info: Device Utilization for 7A100TCSG324
# Info: ******************************
# Info: Resource
                                         Avail Utilization
                                  used
# Info:
                                   39
                                         210
# Info: IOs
                                                 18.57%
# Info: Global Buffers
                                   0
                                         32
                                                 0.00%
                                         63400
                                                  0.00%
# Info: LUTs
                                   1
# Info: CLB Slices
                                   1
                                         15850
                                                  0.01%
# Info: Dffs or Latches
                                         126800
                                                  0.00%
# Info: Block RAMs
                                   0
                                                 0.00%
                                         135
# Info: DSP48E1s
                                         240
                                                  0.00%
# Info: -----
# Info: ************************
# Info:
# Info: Number of ports :
                                            39
# Info: Number of nets:
                                            48
       Number of instances :
Number of references to this view :
                                            41
# Info:
# Info:
                                            0
# Info: Total accumulated area:
# Info: Number of LUTs:
                                            1
# Info: Number of Primitive LUTs :
# Info: Number of accumulated instances :
                                            41
# Info: ****************
```

#### entity and ports info-

#### simulated with help of testbench\_pm.vhd-

Here in epwave ADDRESS gives location of reading and reads as DATAOUT.



# 3. data mem.vhd – data memory 64x32 module design file

## explanation-

it is data memory module with one read and one write port. It contains an array of 64 std\_logic\_vectors of 32-bits.

read/write operations- write is clocked wheras read is unclocked (like a combinational circuit).

here W-write enable signals is of 4 bit to provide byte level write operations.

According to W, we put values in VARIABLE W0,W1,W2,W3: std\_logic\_vector (7 downto 0).At last concatenate write finally word.

#### diagram-



#### synthesized resources-

```
# Info: ***********************************
# Info: Device Utilization for 7A100TCSG324
# Info: ********************************
# Info: Resource
                                  Used Avail Utilization
# Info: -----
                                  75 210 35.71%
1 32 3.12%
49 63400 0.08%
# Info: IOS
# Info: Global Buffers
# Info: LUTS
                                         15850
# Info: CLB Slices
                                    1
                                                  0.01%
# Info: Dffs or Latches
# Info: Block RAMS
                                          126800
135
                                    0
                                                   0.00%
                                                   0.00%
                                    0
# Info: Distributed RAMs
# Info:
                                    8
        RAM64M
# Info: DSP48E1s
                                   0
                                          240 0.00%
# Info: -----
# Info: ****************************
# Info: Library: work Cell: datam View: dm
# Info: *****************************
# Info: Number of ports :
                                             75
# Info: Number of nets:
                                             183
# Info: Number of instances:
# Info: Number of references to this view:
# Info: Total accumulated area:
                                             109
                                              0
                                             49
# Info: Number of LUTs :
# Info: Number of Primitive LUTs :
                                             65
# Info:
       Number of LUTs as Distributed RAM :
                                             32
# Info: Number of LUTs with LUTNM/HLUTNM:
                                             32
# Info: Number of accumulated instances:
                                            116
# Info: ***************
```

#### entity and ports info-

#### simulated with help of testbench\_dm.vhd-

Not sure of delay and timings but results with clock are correct. Here in epwave ADDRESS gives location of reading or writing and reads as DATAOUT.

In this test first with clock we are writing 1, with W-"1111" means word write for hex address 0.

When later read at hex address 0,DATAOUT is 1

With next clock cycle we are also writing 3, with W-"0001" means byte write for hex address 10.

When later read at hex address 10,DATAOUT is XXXX\_XX03.

Can also be validated that without clock or W-"0000", nothing written at that location (identify with reading locations later).



# 4. rfile.vhd – register file 16x32 module design file

## explanation-

this module contains an array of 16 std\_logic\_vectors of 32-bits each. There are two data outputs on which contents of the array elements selected by read addresses are continuously available. Here read is unclocked (like a combinational circuit) but write is clocked.

If write enable is active, at clock edge the input data gets written in the array element selected by write address.

## diagram-



## synthesized resources-

| #  | Info:<br>Info:<br>Info: | ************************************** |     |        |             |  |  |  |  |
|----|-------------------------|----------------------------------------|-----|--------|-------------|--|--|--|--|
|    | Info:<br>Info:          | Resource                               |     | Avaii  | utilization |  |  |  |  |
| •• | Info:                   |                                        | 110 | 210    | 52.38%      |  |  |  |  |
|    |                         | Global Buffers                         | 1   | 32     | 3.12%       |  |  |  |  |
|    | Info:                   |                                        | 48  | 63400  | 0           |  |  |  |  |
|    |                         | CLB Slices                             | 12  | 15850  | 0.08%       |  |  |  |  |
|    |                         | Dffs or Latches                        | 0   | 126800 | 0.00%       |  |  |  |  |
|    |                         | Block RAMS                             | Õ   | 135    | 0.00%       |  |  |  |  |
|    |                         | Distributed RAMs                       | Ü   | 133    | 0.00%       |  |  |  |  |
|    |                         | RAM32M                                 | 10  |        |             |  |  |  |  |
| #  | Info:                   | RAM64M                                 | 2   |        |             |  |  |  |  |
| #  | Info:                   | DSP48E1s                               | 0   | 240    | 0.00%       |  |  |  |  |
| #  | <pre>Info:</pre>        |                                        |     |        |             |  |  |  |  |
| #  | <pre>Info:</pre>        | **********                             |     |        |             |  |  |  |  |
| #  | <pre>Info:</pre>        | Library: work Cell: RF View: RF_BEH    |     |        |             |  |  |  |  |
| #  | <pre>Info:</pre>        | ************                           |     |        |             |  |  |  |  |

#### entity and ports info-

```
ENTITY RF IS
PORT(
          RADDRESS1 : IN STD_LOGIC_VECTOR(3 DOWNTO 0);
          RADDRESS2 : IN STD_LOGIC_VECTOR(3 DOWNTO 0);
          WADDRESS : IN STD_LOGIC_VECTOR(3 DOWNTO 0);
          DATAIN: IN word;
          -- write when W -1
           CLK,W : IN STD_LOGIC;
          DATAOUT1 : OUT word;
          DATAOUT2 : OUT word
          );
END ENTITY;
```

#### simulated with help of testbench\_rf.vhd-

Not sure of delay and timings but results with clock are correct. Here in epwave RADDRESS gives location of reading and RADDRESS for writing and reads as DATAOUT1 and DATAOUT2.

All these below read observations can be found at RADDRESS1 and DATAOUT1-

In this test with first clock we are writing 1, with W-'1' at hex address 1.

When later read at hex address 1,DATAOUT is 1

With next clock cycle we are also writing 3, with W-'1' AT hex address 2.

When later read at hex address 2,DATAOUT is 3.

Can also be validated that without clock or W-'o', nothing written at that location (identify with reading locations later) for example when WADDRESS-4 but W-'0' SO later read as "XXXX\_XXXX"



#### For each module, work and analysis I have put files in edaplayground like below-

Used for simulation- Mentor Questa 2021.3

Used for synthesis- Mentor Precision 2021.1

simulation settings For eg data mem-



For more testcases and live running ,edaplayground can be played in demo for this stage and public link of it can be shared.